| DESKEW PLL 
                  SPECIFICATION SHEETPART: TCI-TN40FL-DSHPLL
 Version: 1.5
 | 
								
            |  |   | 
								
									|  |  | 
								
									|  | 
								
									| Divided reference frequency range | 5.86MHz  750MHz | 
								
									| Total output frequency range | 150MHz  750MHz | 
								
									| /1 output frequency range | 150MHz  750MHz | 
								
									| Reference divider values | 164 | 
								
									| Feedback divider values | 164 | 
								
									| Divided outputs provided | /1, /2, /4 | 
								
									| /1 output multiples of div. reference | 164 | 
								
									| Bandwidth adjustment div. range | 14096 | 
								
									| Feedback signal delay (max) | 
 | 
								
									| Output duty cycle (nom, tol) | 50%, +/5% (/1), +/2% (/N) | 
								
									| /1, /2, /4 rising phase error (max) | 
 | 
								
									| Static phase error (max) | 
 | 
								
									| Period jitter (P-P) (max) | 
 | 
								
									| Input-to-output jitter (P-P) (max) | 
 | 
								| 
 | 
								
									| Power dissipation (nom) | 
 | 
								
									| Reset pulse width (min) | 5us | 
								
									| Reset /1 output frequency range | 75MHz  375MHz | 
								
									| Lock time (min allowed) | 
 | 
								
									| /1 freq. overshoot (full-~/half-~) (max) | 
 | 
								
									| Area (including isolation) (max) | 
 | 
								| 
 | 
								
									| Number of PLL supply pkg. pins | 1 VDDA, 1 VSSA (preferred) | 
								
									| Low freq. supply noise est. (P-P) (max) | 10% VDDA | 
								
									| Low freq. sub. noise est. (P-P) (max) | 10% VDDA | 
								
									| Ref. input jitter (long-term, P-P) (max) | 
 | 
								
									| Reference/Feedback H/L pulse width (min) | 
 | 
								| 
 | 
								
									| Process technology | TSMC CLN40FL 40nm | 
								
									| Supply voltage (VDD, VDDA) (nom, tol) | 0.9V, +/10% | 
								
									| Junction temperature (nom, min, max) | 70C, 40C, 125C | 
								
									|  |